Article ID | Journal | Published Year | Pages | File Type |
---|---|---|---|---|
545174 | Microelectronics Reliability | 2010 | 4 Pages |
Abstract
Hot-carrier degradation in pMOS transistors with Si1–xGex implantations in the source and drain areas is analyzed (SiGe S/D). A simulation methodology is developed to translate the effects to circuit simulators. This methodology is applied to study hot-carrier degradation in CMOS inverters designed with SiGe S/D pMOS transistors. The results show that although pMOS transistors with embedded SiGe S/D have a better device performance, these devices are more sensitive to hot-carrier degradation at both the device and circuit levels.
Related Topics
Physical Sciences and Engineering
Computer Science
Hardware and Architecture
Authors
J. Martin-Martinez, E. Amat, M.B. Gonzalez, P. Verheyen, R. Rodríguez, M. Nafría, X. Aymerich, E. Simoen,