Article ID | Journal | Published Year | Pages | File Type |
---|---|---|---|---|
545481 | Microelectronics Reliability | 2009 | 7 Pages |
Abstract
Backend geometries on chips contain a wide variety of features. This paper analyzes data from test structures implemented on a 45 nm technology test chip to relate geometry to failure rate statistics. An area scaling model is constructed which accounts for the presence of die-to-die linewidth variation, and a methodology is proposed to account for die-to-die linewidth variation when determining if low-k materials satisfy lifetime requirements.
Related Topics
Physical Sciences and Engineering
Computer Science
Hardware and Architecture
Authors
Muhammad Bashir, Linda Milor,