Article ID Journal Published Year Pages File Type
545760 Microelectronics Reliability 2008 7 Pages PDF
Abstract

This paper presents experimental and numerical results for 1/f noise of depletion-type dual-gate MOSFET (DGMOSFET) in the linear region of the output ID–VDS characteristics. In this region, both DGMOSFET inner transistors operate in either linear or non-linear region each. Gate-to-gate interelectrode spacing influence is taken into account in ID–VDS modelling with the effective parameter meff = μeff2Leff1/μeff1Leff2. For low bias conditions, the parameter meff can be reduced to the ratio of inner transistors channel effective lengths. A model for the normalized 1/f noise parameter and methodology for its calculation valid for the DGMOSFET linear region have been proposed. Due to interdependence of the inner transistors bias condition, their participation in total noise is controlled by weighting factors. This fact must be taken into account in the noise diagnostic procedure for DGMOSFET analysis.

Related Topics
Physical Sciences and Engineering Computer Science Hardware and Architecture
Authors
, ,