Article ID | Journal | Published Year | Pages | File Type |
---|---|---|---|---|
546169 | Microelectronics Journal | 2012 | 10 Pages |
Abstract
The design and implementation in a 1.2 V, 130 nm CMOS technology of a parallel continuous-time ΣΔΣΔ modulator for OFDM UWB signals is described. Once the parallel architecture and the metrics used are presented, the NTF is optimized and implemented using a third order lowpass and a fourth order bandpass modulator. Both are CRFB structures which use active-RC integrators. Then, the circuital blocks are discussed and some comments about the test set-up are given. Experimental results show good agreement with both system-level and layout-level simulations, with up to 15 dB DR for QPSK modulation over a signal bandwidth of 528 MHz, with a 62.3 mW power consumption.
Keywords
Related Topics
Physical Sciences and Engineering
Computer Science
Hardware and Architecture
Authors
Jokin Segundo, Jesús Arias, Luis Quintanilla, Lourdes Enríquez, Jesús M. Hernández, José Vicente,