Article ID | Journal | Published Year | Pages | File Type |
---|---|---|---|---|
546353 | Microelectronics Reliability | 2006 | 10 Pages |
Abstract
Today’s SoC design demands efficient test access mechanism to develop and perform manufacturing test. Transparency based methods have their advantages for IP cores’ test reuse in SoC level. In this paper, an IP core transparency paths construction approach employing greedy search strategy based on gate-level heuristic information is proposed. With these transparency paths, IP cores can consecutively transfer one test per clock cycle from their inputs to outputs, and thus can be used in transparency-based test scheme to benefit at-speed testing and decrease the demand of parallel TAMs. The experimental results show lower extra overhead needed in our approach than conventional boundary scan and previous RT level approaches.
Related Topics
Physical Sciences and Engineering
Computer Science
Hardware and Architecture
Authors
Jianhui Xing, Hong Wang, Shiyuan Yang,