Article ID | Journal | Published Year | Pages | File Type |
---|---|---|---|---|
546959 | Microelectronics Journal | 2015 | 10 Pages |
This paper presents the architecture details and measurement results of the prototype multichannel ASIC implementing a dual-stage charge sensitive processing chain based on a Time-over-Threshold technique. The readout front-end electronics is equipped with pulsed reset and it is dedicated for input charge measurements in semiconductor detector systems with sensor capacitances of few tens of pF. The presented solution reduces impact of important problems in the Time-over-Threshold charge processing chains, like pile-up effects and excessive dead time in case of artifact hits׳ overload. The key features of the presented solution are: low power consumption (2.5 mW/channel), charge and time measurements with linear transfer characteristic (INL=1.8%), large dynamic range (>10 fC) and linear transfer characteristics of Time-over-Threshold processing.