Article ID | Journal | Published Year | Pages | File Type |
---|---|---|---|---|
547102 | Microelectronics Journal | 2014 | 6 Pages |
Abstract
The driving capability of a single-electron transistor (SET) circuit is sensitive to the load and interconnects. We discuss about improving the performance of a SET logic in hybrid SET–CMOS circuit by parameter variation and circuit architecture along with its simulation results. With an intention of studying the SET logic drivability in a SET-only circuit, we examined a circuit composed of 213 SET inverters with its interconnect effect in a 3-D CMOS IC. The schematic of the simulation is based on fabrication model of this large circuit along with interlayer and coupling capacitances of its metallization. The simulation results for delay, bandwidth and power validate the efficiency of a SET circuit.
Related Topics
Physical Sciences and Engineering
Computer Science
Hardware and Architecture
Authors
Rutu Parekh, Jacques Beauvais, Dominique Drouin,