Article ID | Journal | Published Year | Pages | File Type |
---|---|---|---|---|
547369 | Microelectronics Reliability | 2015 | 16 Pages |
Abstract
This paper provides a review of most recent cycle of studies of NLDMOS-based power arrays, their operation in ESD regimes, self-protection capability as well as the methods and measures to improve the array robustness on the device structure, layout architecture and array composition levels. Effective practices of improving ESD robustness at the cell level and backend level are presented followed by topology optimization. Discussion is based upon ESD characterization supported both by device-circuit mixed-mode and 2.5D array level simulations data.
Related Topics
Physical Sciences and Engineering
Computer Science
Hardware and Architecture
Authors
Blerina Aliaj, Vladislav A. Vashchenko, Andrei Shibkov, Juin J. Liou,