Article ID | Journal | Published Year | Pages | File Type |
---|---|---|---|---|
547510 | Microelectronics Journal | 2013 | 4 Pages |
A novel switched-loop filter, which can significantly reduce ripples on voltage controlled oscillator (VCO) control line, is proposed for phase-locked loops (PLL) with an automatic frequency calibration technique. Complementary bootstrapped transmission gates are utilized and rearranged clocks are generated to improve the performance of loop filter. Based on the SMIC 65 nm RF CMOS process, the proposed switched-loop filter applicable to 0.8 V to 6 GHz PLL with automatic frequency calibration technique is designed. Transistor level simulation results in SPECTRE show that using the proposed switched-loop filter, ripples at VCO control line are reduced down to 2 mV and the phase noise of PLL is −136.4 dBc/Hz at 1 MHz offset. Compared with the PLL using conventional loop filter, the control voltage ripples and the phase noise are improved by 98.8% and 29.7 dB, respectively.