Article ID | Journal | Published Year | Pages | File Type |
---|---|---|---|---|
547512 | Microelectronics Reliability | 2007 | 9 Pages |
Abstract
This paper represents a part of the ESREF 2007 tutorial on the design of IC protection circuits built with advanced deep sub-micron CMOS silicon-on-insulator (SOI) technologies. The tutorial covers fundamental aspects of active rail clamp Electrostatic Discharge (ESD) protection approach to meet the human body model (HBM), machine model (MM), and charged device model (CDM) requirements in SOI ICs. The paper focuses on 65 nm SOI ESD protection network and design methodology including both device and circuit level characterization data. It compares pulsed measurement results of SOI MOSFETs and diodes to bulk devices. It also introduces a response surface method (RSM) to optimize device sizes in the ESD networks.
Related Topics
Physical Sciences and Engineering
Computer Science
Hardware and Architecture
Authors
M.G. Khazhinsky,