Article ID | Journal | Published Year | Pages | File Type |
---|---|---|---|---|
547555 | Microelectronics Reliability | 2007 | 5 Pages |
Abstract
Due to reducing size of elementary devices, increasing number of metallization levels and decreasing of power supply voltage, the debug and failure analysis of advanced CMOS designs requires the implementation of specific backside sample preparation methodologies and backside measurement flow.This paper describes the diagnosis and backside failure analysis flow implemented to successfully debug a flip-flop cell designed in 65 nm CMOS technology.
Related Topics
Physical Sciences and Engineering
Computer Science
Hardware and Architecture
Authors
Stephane Bianic, Stéphanie Allemand, Grégory Kerrosa, Pascal Scafidi, Didier Renard,