Article ID | Journal | Published Year | Pages | File Type |
---|---|---|---|---|
547771 | Microelectronics Journal | 2010 | 9 Pages |
Abstract
Leakage currents are gaining importance as design parameters in nanometer CMOS technologies. A novel leakage current estimation method, which takes into account the dependency of leakage mechanisms, is proposed for general CMOS complex gates, including non-series–parallel transistor arrangements, not covered by existing approaches. The main contribution of this work is a fast, accurate, and systematic procedure to determine the potentials at transistor network nodes for calculating standby static currents. The proposed method has been validated through electrical simulations, showing an error smaller than 7% and an 80× speed-up when comparing to electrical simulation.
Related Topics
Physical Sciences and Engineering
Computer Science
Hardware and Architecture
Authors
Paulo F. Butzen, Leomar S. da Rosa Jr, Erasmo J.D. Chiappetta Filho, André I. Reis, Renato P. Ribas,