Article ID Journal Published Year Pages File Type
547896 Microelectronics Journal 2008 8 Pages PDF
Abstract

The use of fixed-width multiplier for the implementation of FIR filters is investigated in this paper.The paper presents a review of the existing fixed-width multiplier architectures and analytically calculates the error introduced by the use of fixed-width multipliers in the realization of FIR filters. FIR filters are implemented in TSMC 0.18μm technology using state-of-the-art fixed-width multipliers, varying the architecture and the width of the output.The analysis shows that fixed-width multipliers are a suitable replacement for the full-width multiplier. Furthermore the best trade-off between error, silicon area occupation and power is provided by the LMS fixed-width multiplier. As example a FIR filter with 16b fixed-width multiplier provides a reduction of 16% in area and 18% in power dissipation with a 22% increase of the working frequency, while keeping the mean square error below 14 LSB2.

Keywords
Related Topics
Physical Sciences and Engineering Computer Science Hardware and Architecture
Authors
,