Article ID | Journal | Published Year | Pages | File Type |
---|---|---|---|---|
548459 | Microelectronics Reliability | 2007 | 5 Pages |
Abstract
Design automation tools have been developed to suppress CDE-induced latchup in CMOS ASICs. The tools govern the placement of I/Os and cores subject to CDE and automate the insertion of well and substrate contacts with varying periodicities around CDE susceptible cells according to rules derived from an analytical latchup model.
Related Topics
Physical Sciences and Engineering
Computer Science
Hardware and Architecture
Authors
Ciaran J. Brennan, Kiran Chatty, Jeff Sloan, Paul Dunn, Mujahid Muhammad, Robert Gauthier,