Article ID | Journal | Published Year | Pages | File Type |
---|---|---|---|---|
548563 | Microelectronics Reliability | 2006 | 11 Pages |
Abstract
Design and implementation of ESD protection for a 5.5 GHz low noise amplifier (LNA) fabricated in a 90 nm RF CMOS technology is presented. An on-chip inductor, added as “plug-and-play”, is used as ESD protection for the RF pins. The consequences of design and process, as well as, the limited freedom on the ESD protection implementation for all pins to be protected are presented in detail. Enhancement in the ESD robustness using additional core-clamp diodes is proposed.
Related Topics
Physical Sciences and Engineering
Computer Science
Hardware and Architecture
Authors
S. Thijs, M.I. Natarajan, D. Linten, W. Jeamsaksiri, T. Daenen, R. Degraeve, Andries Scholten, S. Decoutere, G. Groeseneken,