Article ID | Journal | Published Year | Pages | File Type |
---|---|---|---|---|
549195 | Microelectronics Reliability | 2013 | 4 Pages |
Abstract
This paper proposes a new successive approximation register analog-to-digital converter by using a unit capacitor array to implement the digital-to-analog converter. Under the same differential non-linearity specification, the proposed method can consume orders of magnitude less switching power and chip area than all existing solutions, including those using a binary weighted capacitor array (with or without a bridge capacitor) and those using a split capacitor array. The claimed benefits of the proposed method are verified by behavioral simulations.
Related Topics
Physical Sciences and Engineering
Computer Science
Hardware and Architecture
Authors
Kong-Pang Pun, Lei Sun, Bing Li,