Article ID | Journal | Published Year | Pages | File Type |
---|---|---|---|---|
549302 | Microelectronics Reliability | 2011 | 5 Pages |
Abstract
In this paper nMOS transistors with GdSiO gate dielectric are studied using electrical methods (C–V, I–V and charge pumping) in order to assess the quality of the dielectric-semiconductor interface. Mobility is estimated using the split C–V technique and the influence of voltage stress on interface trap generation and charge build-up in the oxide is investigated. Generation of additional interface traps is observed during negative voltage stress only, which may be attributed to hole tunneling from the semiconductor to electron traps. Multi-frequency charge pumping measurements reveal the presence of border traps.
Related Topics
Physical Sciences and Engineering
Computer Science
Hardware and Architecture
Authors
Marcin Iwanowicz, Jakub Jasiński, Grzegorz Głuszko, Lidia Łukasiak, Andrzej Jakubowski, Heinrich Gottlob, Mathias Schmidt,