Article ID | Journal | Published Year | Pages | File Type |
---|---|---|---|---|
549564 | Microelectronics Reliability | 2009 | 7 Pages |
Abstract
Decrease of the drain silicide-blocking-to-gate spacing in gate-silicided-ESD-NMOSFETs improves the TLP and HBM failure levels up to 30%, while no effect is observed when decreasing the source silicide-blocking-to-gate spacing. Failure analysis and simulation results show that current crowding in the drain silicide region accounts for the difference in failure current for the devices.
Related Topics
Physical Sciences and Engineering
Computer Science
Hardware and Architecture
Authors
David Alvarez, Kiran Chatty, Christian Russ, Michel J. Abou-Khalil, Junjun Li, Robert Gauthier, Kai Esmark, Ralph Halbach, Christopher Seguin,