Article ID | Journal | Published Year | Pages | File Type |
---|---|---|---|---|
549785 | Microelectronics Reliability | 2006 | 6 Pages |
Abstract
PMOS transistor degradation due to negative bias temperature instability (NBTI) has proven to be a significant concern to present CMOS technologies. This is of particular importance for analog applications where the ability to match device characteristics to a high precision is critical. Analog circuits use larger than minimum device dimensions to minimize the effects of process variation, leaving PMOS NBTI as a possible performance limiter. This paper examines the effect of PMOS-NBTI induced mismatch on analog circuits in a 90 nm technology.
Related Topics
Physical Sciences and Engineering
Computer Science
Hardware and Architecture
Authors
M. Agostinelli, S. Lau, S. Pae, P. Marzolf, H. Muthali, S. Jacobs,