Article ID | Journal | Published Year | Pages | File Type |
---|---|---|---|---|
6879069 | AEU - International Journal of Electronics and Communications | 2018 | 6 Pages |
Abstract
The low power instrumentation amplifier (IA) presented in this paper has been designed to be the front-end of an integrated neural recording system, in which common-mode rejection ratio (CMRR), input referred noise and power consumption are critical requirements. The proposed IA topology exploits a differential-difference amplifier (DDA) whose differential output current drives a fully differential, high-resistance, transimpedance stage, with an embedded common-mode feedback loop to increase the CMRR. This stage is followed by a differential-to-single-ended output amplifier. Low-power operation has been achieved by exploiting sub-threshold operation of MOS transistors and adopting a supply voltage of 1â¯V. Simulation results in a commercial 65â¯nm CMOS technology show a 1â¯Hz to 5â¯kHz bandwidth, a CMRR higher than 120â¯dB, an input referred noise of 8.1â¯Î¼Vrms and a power consumption of 1.12â¯Î¼W.
Related Topics
Physical Sciences and Engineering
Computer Science
Computer Networks and Communications
Authors
Matteo Avoli, Francesco Centurelli, Pietro Monsurrò, Giuseppe Scotti, Alessandro Trifiletti,