Article ID | Journal | Published Year | Pages | File Type |
---|---|---|---|---|
6944813 | Microelectronics Journal | 2018 | 8 Pages |
Abstract
the process of modern integrated circuit (IC) design has been challenged by many factors. One of the most important challenges is the variation of device and circuit parameters during the manufacturing process. In this paper, the effects of manufacturing process variations on the gate delay have been modeled and an accurate yet low-cost simulation method for estimation of the circuit performance has been proposed. This additive method takes advantage of a 3-parameter probability density function (PDF), known as Burr distribution, to estimate the delay of each gate on the critical path. In this work, it is demonstrated that our proposed method is more accurate than previously proposed methods by taking into account the skewness of delay PDF. Although our proposed method is based on a 3-parameter PDF, we demonstrate that the simulation cost of our proposed method is no more than the conventional 2-parameter Gaussian PDF. We have compared the accuracy of our proposed method against the HSPICE simulation results. Moreover, we have compared the accuracy of our method with the most recent works with a 2-parameter PDF. The results for ISCAS85 benchmark circuits in our work have shown for 99 percentile points with average errors of 3.62, 3.49 and 2.78% in 90â¯nm, 45â¯nm and 22â¯nm technologies respectively.
Related Topics
Physical Sciences and Engineering
Computer Science
Hardware and Architecture
Authors
Amirhossein Moshrefi, Hossein Aghababa, Omid Shoaei,