Article ID | Journal | Published Year | Pages | File Type |
---|---|---|---|---|
6945174 | Microelectronics Journal | 2017 | 9 Pages |
Abstract
This paper presents the design and measurement results of a fully integrated 130Â nm CMOS multimode power amplifier (PA). The proposed PA can save power consumption by performing gain reconfiguration. The circuit is composed by two stages: the first stage is responsible for setting six gain levels controlled by a 3-bit cell, while the second stage provides power amplification. The association of these two stages allows reaching a gain from 22.4Â dB to 31Â dB, with a power consumption ranging from 171Â mW (low-gain mode) to 196.2Â mW (high-gain mode), while maintaining an output power greater than 15Â dBm at 2.4Â GHz. The linearity of the PA when processing modulated signals is evaluated considering the requirements of IEEE802.15.4 and LTE standards. Post-layout simulation results show that the PA fully complies with IEEE 802.15.4 EVM and ACPR requirements for all 6 modes of operation for input signals up to â12Â dBm and that LTE linearity requirements are partially met. Finally, digital pre-distortion is applied to the PA allowing to improve the circuit linearity for an LTE signal.
Related Topics
Physical Sciences and Engineering
Computer Science
Hardware and Architecture
Authors
Edson Leonardo dos Santos, Marco Antonio Rios, Luis Schuartz, Bernardo Leite, Luis Lolis, Eduardo Gonçalves de Lima, André Augusto Mariano,