Article ID | Journal | Published Year | Pages | File Type |
---|---|---|---|---|
6945236 | Microelectronics Journal | 2017 | 8 Pages |
Abstract
Dual-port SRAMs with two sets of address bus and data IOs are widely employed in various applications to increase throughput. Conventional 8T dual-port SRAM suffers reliability issue at low voltages due to common-row-access disturbance. Specifically, a row is simultaneously accessed by two operations, which can flip existing data and cause incorrect read output. Previous work can address this stability issue by assisting circuitry at cost of timing. This paper presents a low voltage 12T 2RW SRAM featuring parallel access with suppressed disturbance to ameliorate the problem without performance degradation. The proposed SRAM cell suppresses the disturbance by separating read path from internal nodes and minimizing the probability of the worst case stability with area penalty of 6%. In addition, hierarchical bitlines and a virtual ground technique are employed to further lower the minimum operating voltage and power consumption. A 16Â kb SRAM has been fabricated in a 65Â nm CMOS technology and extended the operating voltage from super-threshold region to 0.4Â V at common-row-access scenario.
Keywords
Related Topics
Physical Sciences and Engineering
Computer Science
Hardware and Architecture
Authors
Bo Wang, Jun Zhou, Tony Tae-Hyoung Kim,