Article ID | Journal | Published Year | Pages | File Type |
---|---|---|---|---|
6945386 | Microelectronics Journal | 2016 | 8 Pages |
Abstract
In this paper, a fully differential charge-pump comparator-based pipelined analog-to-digital converter (ADC) is presented. The fully differential capacitive gain doubler is used in the first stage as multiplying digital-to-analog converter (MDAC). Since the first stage cannot drive large capacitive loads, therefore a topology with high input impedance is chosen for the second, third and following stages. This topology does not require the common-mode feedback (CMFB) circuit. Besides, it employs the cascode current source to minimize the overshoot at the output of stages. The proposed ADC has been designed and simulated in a 90Â nm CMOS technology. Simulation results show that the ADC achieves SNDR of 55.6Â dB and SFDR of 64.5Â dB at sampling frequency of 100Â MS/s and consumes 2.8Â mW from a 1Â V power supply.
Keywords
Related Topics
Physical Sciences and Engineering
Computer Science
Hardware and Architecture
Authors
Mahdi Hosseinnejad, Hossein Shamsi,