Article ID | Journal | Published Year | Pages | File Type |
---|---|---|---|---|
6945387 | Microelectronics Journal | 2016 | 9 Pages |
Abstract
This paper reports the analysis of noise in Circular Gate TFET in presence of interface traps (Gaussian) when the device is subjected to scaling of gate-drain underlap length and body thickness, and change in gate work function and gate dielectric constant. TCAD simulations show that generation-recombination noise is dominant at low frequencies whereas diffusion noise is dominant at high frequencies. Flicker noise is found to be significant at low and medium frequencies. In order to comment on its reliability, the device is used in a Complementary TFET digital inverter circuit, and the transient characteristics are analyzed in presence of traps. The device exhibits excellent output at the inverter in absence of traps and in presence of low trap density, whereas voltage undershoot is observed when trap density is increased.
Related Topics
Physical Sciences and Engineering
Computer Science
Hardware and Architecture
Authors
Rupam Goswami, Brinda Bhowmick, Srimanta Baishya,