Article ID | Journal | Published Year | Pages | File Type |
---|---|---|---|---|
6945591 | Microelectronics Reliability | 2018 | 4 Pages |
Abstract
Electrical characteristics of SiC metal-oxide-semiconductor (MOS) capacitors with atomic-layer-deposited SiO2 (ALD-SiO2) gate dielectrics were investigated. Post-metallization annealing (PMA) with W gate electrodes at 950â¯Â°C showed a large recovery in the flatband voltage toward the ideal value and the hysteresis was reduced to 36â¯mV. Interface state density (Dit) of 3â¯Ãâ¯1011â¯cmâ2/eV was obtained after the PMA for 5â¯Ãâ¯103â¯s. The concentration of the residual carbon atoms in the SiO2 gate dielectrics has been reduced after annealing, suggesting one of the possible origins of the improvements.
Related Topics
Physical Sciences and Engineering
Computer Science
Hardware and Architecture
Authors
Y.M. Lei, H. Wakabayashi, K. Tsutsui, H. Iwai, M. Furuhashi, S. Tomohisa, S. Yamakawa, K. Kakushima,