Article ID | Journal | Published Year | Pages | File Type |
---|---|---|---|---|
6946444 | Microelectronics Reliability | 2015 | 5 Pages |
Abstract
Due to technology downscaling, defect tolerance analysis has become a major concern in the design of digital circuits. In this paper, we present a novel analytical method that calculates the defect tolerance of logic circuits using probabilistic defect propagation. The proposed method is explained in case of single defect model, but can be easily adapted to handle multiple fault scenarios. The approach manages signal dependencies due to reconvergent fanouts, providing accurate results and performing simple operations.
Keywords
Related Topics
Physical Sciences and Engineering
Computer Science
Hardware and Architecture
Authors
M. Slimani, A. Ben Dhia, L. Naviner,