Article ID | Journal | Published Year | Pages | File Type |
---|---|---|---|---|
6946937 | Microelectronics Reliability | 2012 | 4 Pages |
Abstract
We analyze the degradation of InAlN/GaN HEMTs using a secondary gate electrode placed on top of the SiN passivation layer in between the Schottky gate and drain contact. Although the actual transistor showed only minor degradation during the stress test under off-state bias for more than 60Â h, a linear increase of trapped charges in the SiN layer has been detected starting at about 13Â h of stress. The charge increase is correlated with the increased leakage current and dielectric breakdown at the secondary gate.
Related Topics
Physical Sciences and Engineering
Computer Science
Hardware and Architecture
Authors
Clemens Ostermaier, Peter Lagger, Mohammed Alomari, Patrick Herfurth, David Maier, Alexander Alexewicz, Marie-Antoinette di Forte-Poisson, Sylvain L. Delage, Gottfried Strasser, Dionyz Pogany, Erhard Kohn,