Article ID Journal Published Year Pages File Type
6947437 Microelectronics Reliability 2011 4 Pages PDF
Abstract
Here, we report on the effects of channel (or active) layer thickness on the bias stress instability of InGaZnO (IGZO) thin-film transistors (TFTs). The investigation on variations of TFT characteristics under the electrical bias stress is very crucial for commercial applications. In this work, the initial electrical characteristics of the tested TFTs with different channel layer thicknesses (40, 50, and 60 nm) are performed. Various gate bias (VGS) stresses (10, 20, and 30 V) are then applied to the tested TFTs. For all VGS stresses with different channel layer thickness, the experimentally measured threshold voltage shift (ΔVth) as a function of stress time is precisely modeled with stretched-exponential function. It is indicated that the ΔVth is generated by carrier trapping but not defect creation. It is also observed that the ΔVth shows incremental behavior as the channel layer thickness increases. Thus, it is verified that the increase of total trap states (NT) and free carriers resulted in the increase of ΔVth as the channel layer thickness increases.
Related Topics
Physical Sciences and Engineering Computer Science Hardware and Architecture
Authors
, , ,