Article ID | Journal | Published Year | Pages | File Type |
---|---|---|---|---|
9672145 | Microelectronics Reliability | 2005 | 6 Pages |
Abstract
In modeling post-cycling low temperature data retention (LTDR) characteristics of split-gate flash memories, gate stress is used to accelerate the charge gain effect responsible for bit cell current reduction among tail bits. To determine the adequate stress condition, various gate stress voltages are performed to enhance the charge gain effect of the flash memory cells. In addition, by analyzing the leakage mechanism and the data retention behavior of cells under gate stress conditions, reliability tests can be completed in a much shorter period and still provide accurate lifetime prediction for embedded memory products.
Related Topics
Physical Sciences and Engineering
Computer Science
Hardware and Architecture
Authors
Ling-Chang Hu, An-Chi Kang, Eric Chen, J.R. Shih, Yao-Feng Lin, Kenneth Wu, Ya-Chin King,