Article ID | Journal | Published Year | Pages | File Type |
---|---|---|---|---|
9672147 | Microelectronics Reliability | 2005 | 6 Pages |
Abstract
The negative bias temperature stress induced instabilities of threshold voltage in commercial p-channel power VDMOSFETs have been investigated. The threshold voltage shifts, which are more pronounced at higher voltages and/or temperatures, are caused by the NBT stress induced buildup of both oxide trapped charge and interface traps. However, the observed power low time dependencies of threshold voltage shifts are found to be affected mostly by the oxide trapped charge. The results are analysed in terms of the mechanisms responsible for buildup of oxide charge and interface traps, and the model that explains experimental data is discussed in details.
Related Topics
Physical Sciences and Engineering
Computer Science
Hardware and Architecture
Authors
N. StojadinoviÄ, D. DankoviÄ, S. DjoriÄ-VeljkoviÄ, V. DavidoviÄ, I. ManiÄ, S. GoluboviÄ,