Article ID | Journal | Published Year | Pages | File Type |
---|---|---|---|---|
9672148 | Microelectronics Reliability | 2005 | 6 Pages |
Abstract
This paper presents results of reliability investigation of 20 V N-Drift MOS transistor in 0.13 μm CMOS technology. Due to high performances required for CMOS applications, adding high voltage devices becomes a big challenge to guarantee the reliability criteria. In this context, new reliability approaches are needed. Safe Operating Area are defined for switch, Vds limited and Vgs limited applications in order to improve circuit designs. For Vds limited applications, deep doping dose effects in drift area are investigated in correlation to lifetime evaluations based on device parameter shifts under hot carrier stressing. To further determine the amount and locations of hot carriers injections, accurate 2D technological and electrical simulations are performed and permit to select the best compromise between performance and reliability for N-Drift MOS transistor.
Related Topics
Physical Sciences and Engineering
Computer Science
Hardware and Architecture
Authors
Y. Rey-Tauriac, J. Badoc, B. Reynard, R.A. Bianchi, D. Lachenal, A. Bravaix,