Article ID | Journal | Published Year | Pages | File Type |
---|---|---|---|---|
9672232 | Microelectronics Reliability | 2005 | 7 Pages |
Abstract
The dc and the low frequency noise in Si bipolar junction transistors (BJTs) of a 0.13 μm CMOS technology are presented in this paper. In particular, the influence of a superficial base doping (SBD) layer is investigated in devices before and after hot-carrier stress induced degradation. A classical increase in the perimeter non-ideal (generation/recombination) base current is observed on stressed transistors. Prestress 1/f noise analysis shows that both surface and perimeter contribution are present. Their relative importance is dependent on presence or not of the SBD and of the geometry. After stress, a very significant increase in the 1/f noise level is measured. It is associated to the creation of a large number of traps at the emitter perimeter.
Related Topics
Physical Sciences and Engineering
Computer Science
Hardware and Architecture
Authors
P. Benoit, J. Raoult, C. Delseny, F. Pascal, L. Snadny, J.-C. Vildeuil, M. Marin, B. Martinet, D. Cottin, O. Noblanc,