Article ID | Journal | Published Year | Pages | File Type |
---|---|---|---|---|
9672324 | Microelectronics Reliability | 2005 | 5 Pages |
Abstract
We report on gate patterning development for the 45Â nm node and beyond. Both poly-Si and different metal gates in combination with medium-k and high-k dielectrics have been defined. Source/drain silicon recess has been characterized for different stacks, yielding optimised processes for all investigated. Using hardmask based etching allowed us to produce sub-20Â nm poly-Si and metal gates. Implementation of advanced metal gate patterning in already developed multi-gate field effect transistors (MuGFET) devices has been demonstrated.
Related Topics
Physical Sciences and Engineering
Computer Science
Hardware and Architecture
Authors
S. Beckx, M. Demand, S. Locorotondo, K. Henson, M. Claes, V. Paraschiv, D. Shamiryan, P. Jaenen, W. Boullart, S. Degendt, S. Biesemans, S. Vanhaelemeersch, J. Vertommen, B. Coenegrachts,