Article ID Journal Published Year Pages File Type
4970671 Integration, the VLSI Journal 2017 13 Pages PDF
Abstract
In this paper, we present a new approach that provides a complete design, analysis, and high-level synthesis (HLS) flow for all-digital phase locked loops (ADPLL). CellPLL uses a methodology for direct design of transfer functions given a set of specifications by the user. In order to analyze the estimated phase noise of each design, a flexible phase domain model implementation of ADPLL is incorporated. For automatic design implementation, a new HLS engine with a library parser and ADPLL realization template is used. The flow is applied for four different cases and the results match circuit level simulation results. CellPLL successfully generates ADPLL designs and provides ability to move between production processes.
Related Topics
Physical Sciences and Engineering Computer Science Hardware and Architecture
Authors
, ,