Article ID | Journal | Published Year | Pages | File Type |
---|---|---|---|---|
4971172 | Microelectronics Journal | 2017 | 6 Pages |
Abstract
In this paper, a constrained optimization approach for the design of bandgap reference (BGR) circuits that meet a given voltage inaccuracy specification while minimizing area is presented. Device matching properties and error propagation analysis are carried out such that the desired performance can be achieved by the optimization algorithm. The BGR occupies 0.097 mm2 in a 0.35μm CMOS process. Experimental results verified the effectiveness of the optimization algorithm by producing a voltage reference of 1.220 V, with a relative inaccuracy (3Ï/μ) of 0.65% at 27°C and TC=13.7ppm/°C in the range of â10°C to 125°C, for all 40 fabricated samples, without trimming. Also shown in the paper and verified experimentally, a 3-fold reduction in inaccuracy, to 0.20% at 27°C, can further be obtained, if needed, by a simple one-temperature four-bit trimming.
Related Topics
Physical Sciences and Engineering
Computer Science
Hardware and Architecture
Authors
Allan B. de Andrade, Antonio Petraglia, Carlos F.T. Soares,