Article ID Journal Published Year Pages File Type
4971200 Microelectronics Journal 2017 6 Pages PDF
Abstract
Fault tolerance has become essential for safety-critical applications like avionics, space, defense, automotive, bio-medical etc., where redundancy must be added to increase the systems' reliability. Incorporation of fault tolerance costs for extra hardware, time and power overhead that limits the use of existing fault tolerant methods in resource constrained applications like satellite, aircraft, surgical equipment, railway, motor vehicles etc. In this paper, we propose a new fault tolerant triple transistor (TT) method, which requires much lesser area overhead compared to the existing methods making it suitable in providing good reliable solutions for various resource constrained applications. In the TT method, redundancy has been added at the transistor level assuring good fault coverage. Theoretical as well as extensive simulation results have been provided to compare our new method with the existing ones and to highlight the advantages and disadvantages of the same.
Related Topics
Physical Sciences and Engineering Computer Science Hardware and Architecture
Authors
, ,