Article ID | Journal | Published Year | Pages | File Type |
---|---|---|---|---|
4971234 | Microelectronics Journal | 2017 | 8 Pages |
Abstract
A low-dropout regulator (LDO) for portable application with a high output swing and dynamic biased impedance-attenuation buffer is presented in this paper. The proposed buffer pushes the dominated pole introduced by the LDO's power FET to higher frequency without consuming large quiescent current. The LDO loop with only one dominant pole within unity gain loop bandwidth is realized. A dynamic current sensing circuit is adopted to make the design more robust. The buffer features a rail-to-rail swing which makes the LDO's power FET size smaller than traditional buffer design for the same current deliverability. A low cost method for trimming is introduced to achieve high yield suitable for commercial design. The LDO has been fabricated in a 0.18 µm HV CMOS process. It draws a total current of 40 µA and is able to deliver up to 600 mA of load current. The proposed method for trimming allows for a high yield of approaching 100%, with line/load regulation error <2%, and the maximum transient output voltage variation of 3% with a load step from 1 mA to 600 mA in 100 ns.
Related Topics
Physical Sciences and Engineering
Computer Science
Hardware and Architecture
Authors
Kan Li, Yuanjin Zheng, Siek Liter,