Article ID Journal Published Year Pages File Type
538487 Integration, the VLSI Journal 2010 7 Pages PDF
Abstract

In this manuscript novel architectures for modulo 2n+12n+1 multi-operand addition and residue generation are introduced. The proposed arithmetic components consist of a translation stage, an inverted end-around-carry carry-save-adder tree and an enhanced diminished-1 modulo 2n+12n+1 adder. Qualitative and quantitative results indicate that the proposed architectures result in significantly faster and in several cases smaller circuits than the previously proposed.

Related Topics
Physical Sciences and Engineering Computer Science Hardware and Architecture
Authors
, , ,