Article ID | Journal | Published Year | Pages | File Type |
---|---|---|---|---|
542581 | Integration, the VLSI Journal | 2016 | 7 Pages |
Abstract
This paper deals with multiobjective analog circuit optimization taking into consideration performance sensitivity vis-a-vis parameters' variations. It mainly considers improving computation time of the inloop optimization approaches by including sensitivity considerations in the Pareto front generation process, not as a constraint, but by involving it within the used metaheuristic evolution process. Different approaches are proposed and compared. NSGA-II metaheuristic is considered. The proposed sensitivity aware approaches are showcased via two analog circuits, namely, a second generation CMOS current conveyor and a CMOS voltage follower. We show that the proposed ideas considerably alleviate the long computation time of the process and improve the quality of the generated front, as well.
Related Topics
Physical Sciences and Engineering
Computer Science
Hardware and Architecture
Authors
O. Bellaaj Kchaou, A. Garbaya, M. Kotti, P. Pereira, M. Fakhfakh, M. Helena Fino,