Article ID Journal Published Year Pages File Type
543004 Integration, the VLSI Journal 2006 23 Pages PDF
Abstract

In this paper, we present two new parallel-in parallel-out systolic array architectures to compute the exponentiation operation for the field GF(2k) in a multiple-valued logic (MVL) approach, using the composite field GF((22)m). We compare both circuits with the circuit that use GF(2k) as its basis. The proposed circuits require much less amount of chip area, less clock cycles to generate the final output, and are highly regular, thus they are well suited for VLSI.

Related Topics
Physical Sciences and Engineering Computer Science Hardware and Architecture
Authors
, ,