Article ID | Journal | Published Year | Pages | File Type |
---|---|---|---|---|
545457 | Microelectronics Reliability | 2009 | 5 Pages |
Abstract
The rapid scaling of CMOS technology has resulted in drastic variations of process parameters. Since different transistor arrangements present different electrical characteristics, this work analyzes the impact of process variability in performance of logic gates, according to their topology and the relative position of the switching device in the network. Results have been obtained through Monte-Carlo simulations and design guidelines for parametric yield improvement have been derived.
Related Topics
Physical Sciences and Engineering
Computer Science
Hardware and Architecture
Authors
Digeorgia N. da Silva, André I. Reis, Renato P. Ribas,