Article ID Journal Published Year Pages File Type
548339 Microelectronics Reliability 2008 4 Pages PDF
Abstract

This paper reports to improve performances of sub-90 nm CMOSFETs with a notch-gate structure enhanced high tensile-stress contact etch stop layer (CESL). Compared to the conventional vertical-gate CMOSFET with an additional offset spacer, the developed structure has the notch-gate as self-aligned offset spacer and lower parasitic capacitance. Beside, the notch-gate shrinks the distance of the CESL to the channel, thus enhances the channel carrier mobility more efficiently. Consequently, an n-MOSFET with this notch-gate structure showed an extra 7% ION enhancement. For p-MOSFETs, even a tensile-stress is not preferable, however, with the structure, an extra 3% ION enhancement was still achieved due to the better channel profile by halo implantation through notch-gate structure.

Related Topics
Physical Sciences and Engineering Computer Science Hardware and Architecture
Authors
, , , ,