Article ID Journal Published Year Pages File Type
6942183 Integration, the VLSI Journal 2018 10 Pages PDF
Abstract
This work presents a method to accelerate the running time of cycle-accurate system-level simulations. The proposed method substitutes the computational units specified at the RT-level or behavioral level in the system with fast templates of the exact latency of its original design and thus, preserving the performance measurement accuracy. The method has been extended to deal with control dependencies inside loops in order to maintain high modelling accuracies under any condition. Experimental results show that our proposed method works well speeding up individual accelerator kernels by up to 8 and 15×. Moreover when used to explore entire SoC configurations it achieves similar result as using the exact models while achieving an average speedup of 4.7×.
Related Topics
Physical Sciences and Engineering Computer Science Hardware and Architecture
Authors
, , ,