Article ID | Journal | Published Year | Pages | File Type |
---|---|---|---|---|
6945867 | Microelectronics Reliability | 2018 | 6 Pages |
Abstract
In this study a careful analysis of the device and the circuit level variability and reliability are presented. Planar 20Â nm System on Chip (SoC), 16Â nm FinFET (16FF) and 10Â nm FinFET (10FF) devices are studied to understand the time-zero process variability and Bias Temperature Instability (BTI) stress induced (time dependent) threshold voltage (VT) variations to evaluate the device degradation. Moreover, to understand the circuit level variability, the 6-Transistor (6T) SRAM performance is assessed in terms of the static noise margin (SNM) degradation under the influence of BTI stress. Finally, the product level SRAM performance is studied in terms of the minimum SRAM operating voltage (Vmin) degradation.
Related Topics
Physical Sciences and Engineering
Computer Science
Hardware and Architecture
Authors
Subhadeep Mukhopadhyay, Yung-Huei Lee, Jen-Hao Lee,