Article ID | Journal | Published Year | Pages | File Type |
---|---|---|---|---|
8960118 | Neurocomputing | 2018 | 15 Pages |
Abstract
It is shown that a simple leaky integrator (LI) circuit operating in a dynamic mode can allow spatial and temporal summation of weighted synaptic outputs. The circuit incorporates a current mirror configuration to sum charge packets released from charge transfer synapses and an n-channel MOSFET, operating in subthreshold, serves to implement a leakage capability, which sets the decay time for the postsynaptic response. The focus of the paper is to develop an analytical model for fan-in and validate the model against simulation and experimental results obtained from a prototype chip fabricated in the AMS 0.35 µm mixed signal CMOS technology. We show that the model predicts the theoretical limit on fan-in, relates the magnitude of the postsynaptic response to weighted synaptic inputs and captures the transient response of the LI when stimulated with spike inputs.
Related Topics
Physical Sciences and Engineering
Computer Science
Artificial Intelligence
Authors
Thomas Dowrick, Liam McDaid, Stephen Hall,