Article ID | Journal | Published Year | Pages | File Type |
---|---|---|---|---|
4970981 | Microelectronic Engineering | 2017 | 9 Pages |
Abstract
The process sequence and device performances of the three-dimensional tri-gate field effect transistor (TGFET) were reported, where a fin-shaped Si channel with a 20Â nm channel width and an 80Â nm fin height was fabricated using the conventional i-line stepper, assisted by the double hard mask step-down (DHMSD) lithography process. The channel length was 150Â nm. An atomic-layer-deposited Al2O3 film with an equivalent oxide thickness of 1.9Â nm and a TiN layer grown through another atomic layer deposition process were adopted as the high-k and metal gate, respectively, using the dummy gate process. The device performance was compared with that of the planar FET simultaneously fabricated on the same Si wafer. The ion implantation and Ni-silicide processes were also optimized for this process sequence. Both n- and p-type devices were fabricated. The TGFET showed a high on/off current ratio of ~Â 106, a low subthreshold swing of 105Â mV/dec for the n-type device, and a small drain-induced barrier lowering of 30Â mV for the n-type device, which were remarkably improved device performances compared with the planar FET device. These improvements were due to the improvement of the electrostatic control of the fin-shaped channel by the tri-gates, which coincides with the theoretical expectation and previous experiment results. Nevertheless, the p-type devices showed inferior performances compared with the n-type devices due to the excessive dopant diffusion from the source and drain regions into the channel.
Related Topics
Physical Sciences and Engineering
Computer Science
Hardware and Architecture
Authors
Jae Ho Lee, Dong-Gun Kim, Hyun-Jae Lee, Cheol Seong Hwang,