Article ID | Journal | Published Year | Pages | File Type |
---|---|---|---|---|
540493 | Microelectronic Engineering | 2011 | 4 Pages |
Abstract
Quantized threshold voltage (VTH) relaxation transients are observed in nano-scaled field effect transistors (FETs) after bias temperature stress. The abrupt steps are due to trapping/detrapping of individual defects in the gate oxide and indicate their characteristic emission/capture times. Individual traps are studied in n-channel SiO2/HfSiO FETs after positive gate stress to complement previous studies performed on SiO(N). Similarly to single SiO(N) traps, strong thermal and bias dependences of the emission and capture times are demonstrated. The high-k traps have a higher density but a reduced impact on VTH due to their separation from the channel.
Graphical abstractFigure optionsDownload full-size imageDownload as PowerPoint slide
Related Topics
Physical Sciences and Engineering
Computer Science
Hardware and Architecture
Authors
M. Toledano-Luque, B. Kaczer, E. Simoen, Ph. J. Roussel, A. Veloso, T. Grasser, G. Groeseneken,