Article ID | Journal | Published Year | Pages | File Type |
---|---|---|---|---|
541381 | Microelectronic Engineering | 2011 | 4 Pages |
Abstract
Analyzed herein is the impact of Si interface passivation layer (IPL) on device performance and reliability of Ge-on-Si field-effect transistors with HfSiO/TaN gate stack. Silicon passivation technique reduced the interface trap density as well as the bulk trap density. Lower trap density obtained with Si IPL improved charge trapping characteristics and reliability under constant voltage stress. NBTI characteristics obtained with Si IPL and without Si IPL proved that Si passivation was very effective to suppress the interface/bulk trap densities and improved transport characteristics of Ge MOSFETs.
Keywords
Related Topics
Physical Sciences and Engineering
Computer Science
Hardware and Architecture
Authors
Won-Ho Choi, Jungwoo Oh, Ook-Sang Yoo, In-Shik Han, Min-Ki Na, Hyuk-Min Kwon, Byung-Suk Park, P. Majhi, H.-H. Tseng, R. Jammy, Hi-Deok Lee,