Article ID Journal Published Year Pages File Type
543045 Microelectronic Engineering 2011 5 Pages PDF
Abstract

The removal of silicide-block-film is crucial for device stability, reliability and subsequent silicide formation. In this paper, various silicide block etch processes, i.e. dry and wet etch, were studied and compared. Possible plasma charging damage during dry etch might caused unstable PMOS threshold voltage (Vth) during H2 annealing. The impacts of the plasma-process-induced-damage (PPID), including Vth shift, its channel length dependency, and its thermal stability were investigated. The PPID can be eliminated by reducing bias power and magnetic field, while sacrificing etch rate (ER) and equipment throughput. The main advantages of wet etch are immunity from PPID, and little surface damage resulting in uniform silicide formation. However, it also has disadvantages: buffered oxide etchant (BOE) leads to the appearance of poly pinholes, and diluted hydrofluoric acid (DHF) peels the photoresist (PR) off. Therefore, wet etch can only be used in the situation of short etching time such as the combined dry and wet etch.

Graphical abstractFigure optionsDownload full-size imageDownload as PowerPoint slide

Related Topics
Physical Sciences and Engineering Computer Science Hardware and Architecture
Authors
, , , , , , , , ,